## EE 436 — Spr 2020 — HW set 1 Name\_\_\_\_ Homework J3

A *p-i-n* diode has an intrinsic layer sandwiched between two doped regions — essentially case (c) in problem J2. The *p-i-n* structure is useful for diodes that are used as photodetectors or when wanting to minimize the junction capacitance. Consider a silicon *p-i-n* diode with dopings  $N_D = 1 \times 10^{17}$  cm<sup>-3</sup> and  $N_A = 1 \times 10^{17}$  cm<sup>-3</sup> and an intrinsic layer that is 1- $\mu$ m wide.

First sketch the band diagram, charge density profile, and electric profile at equilibrium. Then calculate the quantities listed below, assuming the depleted layers in the doped regions are negligibly small compared to the intrinsic layer width.

The key to the problem is to realize that the intrinsic layer will always be completely depleted. The sketches will help you calculate the quantities in the limit of negligible depletion-layer widths.

| $\phi_{bi}$ =           | <br> | <br> |  |
|-------------------------|------|------|--|
| $\mathscr{E}_{max} = 1$ | <br> | <br> |  |
| $C_j = \$               | <br> | <br> |  |
| $J_{NS} = $             | <br> | <br> |  |
|                         |      |      |  |

 $J_{NP} =$